1-Gbit P30 Family
Figure 28. First-Access Latency Count
CLK [C]
Address [A]
ADV# [V]
DQ15-0 [D/Q]
DQ15-0 [D/Q]
DQ15-0 [D/Q]
DQ15-0 [D/Q]
DQ15-0 [D/Q]
DQ15-0 [D/Q]
DQ15-0 [D/Q]
DQ15-0 [D/Q]
Valid
Address
Code 0 (Reserved)
Valid
Output
Valid
Output
Code 1
(Reserved
Valid
Output
Code 2
Code 3
Code 4
Code 5
Code 6
Code 7
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Valid
Output
Table 23.
LC and Frequency Support
Latency Count Settings
2
3
Frequency Support (MHz)
≤ 27
≤ 40
See Figure 29, “Example Latency Count Setting using Code 3.
April 2005
56
Intel StrataFlash® Embedded Memory (P30)
Order Number: 306666, Revision: 001
Datasheet