datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

SC403BEVB 查看數據表(PDF) - Semtech Corporation

零件编号
产品描述 (功能)
生产厂家
SC403BEVB Datasheet PDF : 32 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
SC403B
Applications Information (continued)
IPEAK
ILOAD
ILIM
Time
Figure 7 — Valley Current Limit
Setting the valley current limit to 6A results in a peak induc-
tor current of 6A plus the peak-to-peak ripple current. In
this situation, the average (load) current through the induc-
tor is 6A plus one-half the peak-to-peak ripple current.
is the soft start time (tSS). The calculation for the soft-start
time is shown by the following equation.
t SS
CSS
u
1.5V
3PA
The voltage at the SS pin continues to ramp up and eventu-
ally is equal to 64% of VDD. After soft start completes, the FB
pin voltage is compared to the internal reference. The delay
time between the VOUT regulation point and PGOOD going
high is shown by the following equation.
tPGOOD-DELAY
CSS u (0.64 u VDD  1.5V)
3PA
The internal 10μA current source is temperature compen-
sated at 4100ppm in order to provide tracking with the
RDSON.
The RILIM value is calculated by the following equation.
RILIM = 1176 x ILIM x [0.088 x (5V - VDD) + 1] ()
where ILIM is in Amps.
When selecting a value for RILIM do not exceed the absolute
maximum voltage value for the ILIM pin. Note that because
the low-side MOSFET with low RDSON is used for current
sensing, the PCB layout, solder connections, and PCB connec-
tion to the LX node must be done carefully to optimize opera-
tion. RILIM should be connected directly to LXS (pin 28).
Soft-Start of PWM Regulator
SC403B has a programmable soft-start time that is con-
trolled by an external capacitor at the SS pin. After the
controller meets both UVLO and EN/PSV thresholds, the
controller has an internal current source of 3µA flowing
through the SS pin to charge the capacitor. During the
start up process (Figure 8), a percentage of the voltage at
the SS pin is used as the reference for the FB comparator.
The percentage is 50% for the SC403 and 40% for the
SC403B. The PWM comparator issues an on-time pulse
when the voltage at the FB pin is less than 50% (or 40%) of
the SS pin. As result, the output voltage follows the SS
start voltage. The output voltage reaches and maintains
regulation when the soft start voltage is > 1.5V. The time
between the first LX pulse and when VOUT meets regulation
(10mV/div)
(500mV/div)
(2V/div)
(5V/div)
Time (400µ��/d��iv��)s�����
Figure 8 — Soft-start Timing Diagram
Pre-Bias Startup
SC403B can start up as if in a soft-start condition with an
existing output voltage level. The soft start time is still the
same as normal start up (when the output voltage starts
from zero). The output voltage starts to ramp up when
40% of the voltage at SS pin meets the pre-charge FB
voltage level. Pre-bias startup is achieved by turning off
the lower gate when the inductor current falls below zero.
This method prevents the output voltage from
decreasing.
Power Good Output
The PGOOD (power good) output is an open-drain output
which requires a pull-up resistor. When the voltage at the
FB pin is 10% below the nominal voltage, PGOOD is pulled
low. It is held low until the output voltage returns above
92% of nominal.
19

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]