datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
HOME  >>>  Zarlink Semiconductor Inc  >>> PDSP16116AMC PDF

PDSP16116AMC Datasheet - Zarlink Semiconductor Inc

PDSP16116 image

Part Name
PDSP16116AMC

Other PDF
  no available.

PDF
DOWNLOAD     

page
18 Pages

File Size
141.3 kB

MFG CO.
ZARLINK
Zarlink Semiconductor Inc 

The PDSP16116A will multiply two complex (16 + 16) bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional twos complement.


FEATURES
■ Complex Number (16 + 16) X (16 + 16) Multiplication
■ Full 32 bit Result
■ 20MHz Clock Rate
■ Block Floating Point FFT Butterfly Support
■ -1 times -1 Trap
■ Twos Complement Fractional Arithmetic
■ TTL Compatible I/O
■ Complex Conjugation
■ 2 Cycle Fall Through
■ 144 pin PGA or QFP packages


APPLICATION
■ Fast Fourier Transforms
■ Digital Filtering
■ Radar and Sonar Processing
■ Instrumentation
■ Image Processing

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Part Name
Description
View
MFG CO.
16 by 16 Bit Complex Multiplier
PDF
Zarlink Semiconductor Inc
16 X 16 Bit Complex Multiplier
PDF
Mitel Networks
16 X 16 Bit Complex Multiplier
PDF
Mitel Networks
16 X 12 BIT COMPLEX MULTIPLIER
PDF
Zarlink Semiconductor Inc
16 x 16-bit Parallel multiplier
PDF
LOGIC Devices Incorporated
16 x 16-bit Multiplier-Accumulator
PDF
LOGIC Devices
16 x 16-bit Parallel Multiplier
PDF
LOGIC Devices
16 x 16-bit Parallel multiplier
PDF
LOGIC Devices
16 x 16-bit Parallel Multiplier
PDF
LOGIC Devices Incorporated
16 x 16-Bit CMOS Parallel Multiplier
PDF
Intersil

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]