datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

PC48F2000P0VBQ0 View Datasheet(PDF) - Intel

Part Name
Description
MFG CO.
PC48F2000P0VBQ0 Datasheet PDF : 102 Pages
First Prev 41 42 43 44 45 46 47 48 49 50 Next Last
1-Gbit P30 Family
8.0
Power and Reset Specifications
8.1
8.2
Power Up and Down
Power supply sequencing is not required if VCC, VCCQ, and VPP are connected together; If
VCCQ and/or VPP are not connected to the VCC supply, then VCC should attain VCCMIN before
applying VCCQ and VPP. Device inputs should not be driven before supply voltage equals VCCMIN.
Power supply transitions should only occur when RST# is low. This protects the device from
accidental programming or erasure during power transitions.
Reset Specifications
Asserting RST# during a system reset is important with automated program/erase devices because
systems typically expect to read from flash memory when coming out of reset. If a CPU reset
occurs without a flash memory reset, proper CPU initialization may not occur. This is because the
flash memory may be providing status information, instead of array data as expected. Connect
RST# to the same active low reset signal used for CPU initialization.
Also, because the device is disabled when RST# is asserted, it ignores its control inputs during
power-up/down. Invalid bus conditions are masked, providing a level of memory protection.
Num Symbol
Parameter
Min
Max
Unit
Notes
P1 tPLPH
P2 tPLRH
RST# pulse width low
RST# low to device reset during erase
RST# low to device reset during program
100
-
-
25
-
25
ns
1,2,3,4
1,3,4,7
µs
1,3,4,7
P3 tVCCPH VCC Power valid to RST# de-assertion (high)
60
-
1,4,5,6
Notes:
1.
These specifications are valid for all device versions (packages and speeds).
2.
The device may reset if tPLPH is < tPLPH MIN, but this is not guaranteed.
3.
Not applicable if RST# is tied to Vcc.
4.
Sampled, but not 100% tested.
5.
If RST# is tied to the VCC supply, device will not be ready until tVCCPH after VCC VCCMIN.
6.
If RST# is tied to any supply/signal with VCCQ voltage levels, the RST# input voltage must not exceed
VCC until VCC VCCMIN.
7.
Reset completes within tPLPH if RST# is asserted while no erase or program operation is executing.
April 2005
46
Intel StrataFlash® Embedded Memory (P30)
Order Number: 306666, Revision: 001
Datasheet

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]