datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

C8051F362-GM2 View Datasheet(PDF) - Silicon Laboratories

Part Name
Description
MFG CO.
C8051F362-GM2
Silabs
Silicon Laboratories 
C8051F362-GM2 Datasheet PDF : 288 Pages
First Prev 211 212 213 214 215 216 217 218 219 220 Next Last
C8051F360/1/2/3/4/5/6/7/8/9
18.6. SMBus Status Decoding
The current SMBus status can be easily decoded using the SMB0CN register. In the table below, STATUS
VECTOR refers to the four upper bits of SMB0CN: MASTER, TXMODE, STA, and STO. The shown
response options are only the typical responses; application-specific procedures are allowed as long as
they conform to the SMBus specification. Highlighted responses are allowed but do not conform to the
SMBus specification.
Table 18.4. SMBus Status Decoding
Values Read
Current SMbus State
Typical Response Options
Values
Written
1110
0
0
X
A master START was generated.
Load slave address + R/W
into SMB0DAT.
00X
0
0
0
A master data or address byte
was transmitted; NACK received.
Set STA to restart transfer.
Abort transfer.
10X
01X
Load next data byte into
SMB0DAT.
00X
End transfer with STOP.
01X
1100
0
0
1
A master data or address byte
was transmitted; ACK received.
End transfer with STOP and
start another transfer.
1
1
X
Send repeated START.
10X
Switch to Master Receiver 0 0 X
Mode (clear SI without writ-
ing new data to SMB0DAT).
Rev. 1.0
217

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]