datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

CS8900-CQ 查看數據表(PDF) - Cirrus Logic

零件编号
产品描述 (功能)
生产厂家
CS8900-CQ Datasheet PDF : 132 Pages
First Prev 51 52 53 54 55 56 57 58 59 60 Next Last
CS8900
Register B: Buffer Configuration (BufCFG) continued
BIT NAME
DESCRIPTION
D MissOvfloiE If MissOvfloiE is set, there is an interrupt when the RxMISS counter increments from
1FFh to 200h. (A receive miss is said to have occurred if packets are lost due to slow
movement of receive data out of the receive buffers. When this happens, the RxMiss bit
(Register C, BufEvent, Bit A) is set, and the RxMISS counter (Register 10) is
incremented.)
F
RxDestiE
When set, there is an interrupt when a receive frame passes the Destination Address
filter criteria defined in the RxCTL register (Register 5). This bit provides an early
indication of an incoming frame. It is earlier than Rx128 (Register C, BufEvent, Bit B).
After reset, if no EEPROM is found by the CS8900, then the register has the following initial state after reset. If
an EEPROM is found, then the register’s initial value may be set by the EEPROM. See Section 3.3.
0000 0000 0000 1011
56
DS150PP2

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]