datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

CS8427-IS 查看數據表(PDF) - Cirrus Logic

零件编号
产品描述 (功能)
生产厂家
CS8427-IS Datasheet PDF : 59 Pages
First Prev 51 52 53 54 55 56 57 58 59
CS8427
19.3 Component Value Selection
When transitioning from one revision of the part
another, component values may need to be
changed. While it is mandatory for customers to
change the external PLL component values when
transitioning from revision A to revision A1 or from
revision A to revision A2, customers do not need to
change external PLL component values when tran-
sitioning from revision A1 to revision A2, unless the
part is used in an application that is required to
pass the AES3 or IEC60958-4 specification for re-
ceiver jitter tolerance (see Table 7).
19.3.1 Identifying the Part Revision
The first line of the part marking on the package in-
dicates the part number and package type
(CS8427-xx). Table 5 shows a list of part revisions
and their corresponding second line part marking,
which indicates what revision the part is.
Pre-October 2002
Revision SOIC & TSSOP (10-Digit)
A
Zxxxxxxxxx
A1
Rxxxxxxxxx
A2
N/A
New SOIC
(12-Digit)
ZFBAAXxxxxxx
RFBAA1xxxxxx
RFBAA2xxxxxx
Table 5. Second Line Part Marking
New TSSOP
(10-Digit)
NAAXxxxxxx
NAA1xxxxxx
NAA2xxxxxx
19.3.2 Locking to the RXP/RXN Receiver
Inputs
CS8427 parts that are configured to lock to only
the RXP/RXN receiver inputs should use the exter-
nal PLL component values listed in Table 6 and
Table 7. Values listed for the 32 to 96 kHz Fs
range will have the highest corner frequency jitter
attenuation curve, take the shortest time to lock,
and offer the best output jitter performance.
Revision
A
A1
A2
RFILT (k)
0.909
0.4
0.4
CFILT (µF)
1.8
0.47
0.47
CRIP (nF)
33
47
47
PLL Lock Time (ms)
56
60
60
Table 6. Locking to RXP/RXN - Fs = 8 to 96 kHz
Revision
A*
A1*
A2
A2*
RFILT (k)
3.0
1.2
1.2
1.6
CFILT (µF)
0.047
0.1
0.1
0.33
CRIP (nF)
2.2
4.7
4.7
4.7
PLL Lock Time (ms)
35
35
35
35
Table 7. Locking to RXP/RXN - Fs = 32 to 96 kHz
* Parts used in applications that are required to pass the AES3 or IEC60958-4 specification for re-
ceiver jitter tolerance should use these component values. Please note that the AES3 and IEC60958
specifications do not have allowances for locking to sample rates less than 32 kHz or for locking to
the ILRCK input. Also note that many factors can affect jitter performance in a system. Please follow
the circuit and layout recommendations outlined previously.
56
DS477F1

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]