datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

PSD934F210MIT 查看數據表(PDF) - STMicroelectronics

零件编号
产品描述 (功能)
生产厂家
PSD934F210MIT Datasheet PDF : 89 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
PSD834F2V
Decode PLD (DPLD)
The DPLD, shown in Figure 11, is used for decod-
ing the address for internal and external compo-
nents. The DPLD can be used to generate the
following decode signals:
s 8 Sector Select (FS0-FS7) signals for the
primary Flash memory (three product terms
each)
s 4 Sector Select (CSBOOT0-CSBOOT3) signals
for the secondary Flash memory (three product
terms each)
s 1 internal SRAM Select (RS0) signal (two
product terms)
s 1 internal CSIOP Select (PSD Configuration
Register) signal
s 1 JTAG Select signal (enables JTAG on Port C)
s 2 internal Peripheral Select signals
(Peripheral I/O mode).
Figure 11. DPLD Logic Array
I /O PORTS (PORT A,B,C)
(INPUTS)
(24)
MCELLAB.FB [7:0] (FEEDBACKS)
(8)
MCELLBC.FB [7:0] (FEEDBACKS)
(8)
PGR0 - PGR7
(8)
A[15:0] *
(16)
PD[2:0] (ALE,CLKIN,CSI)
(3)
PDN (APD OUTPUT)
(1)
CNTRL[2:0] (READ/WRITE CONTROL SIGNALS) (3)
RESET
(1)
RD_BSY
(1)
3
CSBOOT 0
3
CSBOOT 1
3
CSBOOT 2
3
CSBOOT 3
3
FS0
3
FS1
3
FS2
3
FS3
8 PRIMARY FLASH
3
MEMORY SECTOR SELECTS
FS4
3
FS5
3
FS6
3
FS7
2
RS0
SRAM SELECT
1
CSIOP
I/O DECODER
SELECT
1
PSEL0
PERIPHERAL I/O MODE
1
PSEL1
SELECT
1
JTAGSEL
AI02873D
29/89

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]