M25PE80
Instructions
6.8
Read lock register (RDLR)
The device is first selected by driving Chip Select (S) Low. The instruction code for the read
lock register (RDLR) instruction is followed by a 3-byte address (A23-A0) pointing to any
location inside the concerned sector (or subsector). Each address bit is latched-in during
the rising edge of Serial Clock (C). Then the value of the lock register is shifted out on serial
data output (Q), each bit being shifted out, at a maximum frequency fC, during the falling
edge of Serial Clock (C).
The instruction sequence is shown in Figure 14.
The read lock register (RDLR) instruction is terminated by driving Chip Select (S) High at
any time during data output.
Any read lock register (RDLR) instruction, while an erase, program or write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Table 10. Lock registers
Bit
Bit name Value
Function
b7-b4
Reserved
The write lock and lock down bits cannot be changed. Once a ‘1’
‘1’ is written to the lock down bit it cannot be cleared to ‘0’, except by
b1 Sector lock down
a reset or power-up.
‘0’
The write lock and lock down bits can be changed by writing new
values to them (default value).
‘1’
Write, program and erase operations in this sector will not be
executed. The memory contents will not be changed.
b0 Sector write lock
‘0’
Write, program and erase operations in this sector are executed
and will modify the sector contents (default value).
31/66