datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

CS8420-CS 查看數據表(PDF) - Cirrus Logic

零件编号
产品描述 (功能)
生产厂家
CS8420-CS Datasheet PDF : 94 Pages
First Prev 71 72 73 74 75 76 77 78 79 80 Next Last
CS8420
13.6 Hardware Mode 5 Description
(AES3 Receiver Only)
Hardware Mode 5 data flow is shown in Figure 28. Audio data is input via the AES3 receiver, and routed to
the serial audio output port. The PRO, COPY, ORIG, EMPH, and AUDIO channel status bits are output on
pins. The decoded C and U bits are also output, clocked by both edges of OLRCK (Master mode only, see
Figure 19).
If a validity, parity, bi-phase, or lock receiver error occurs, the current audio sample is passed unmodified
to the serial audio output port.
Start-up options are shown in Table 14, and allow choice of the serial audio output port as a master or slave,
and the serial audio port format. The following pages contain the detailed pin descriptions for Hardware
mode 5.
VD+ VD+
VD+
DFC0 DFC1 S/AES
H/S
OMCK
RXP
RXN
AES3 Rx
&
Decoder
Serial
Audio
Output
OLRCK
OSCLK
SDOUT
C & U bit Data Buffer
C
U
RMCK RERR NVERR CHS COPY ORIG EMPH PRO AUDIO RCBL
Power supply pins (VD+, VA+, DGND, AGND) & the reset pin (RST) and the PLL filter pin (FILT)
are omitted from this diagram. Please refer to the Typical Connection Diagram for hook-up details.
Figure 28. Hardware Mode 5 - AES3 Receiver Only
SDOUT
LO
HI
-
-
-
-
ORIG
-
-
LO
LO
HI
HI
EMPH
-
-
LO
HI
LO
HI
Function
Serial Output Port is Slave
Serial Output Port is Master
Serial Output Format OF1
Serial Output Format OF2
Serial Output Format OF3
Serial Output Format OF5
Table 14. Hardware Mode 5 Start-Up Options
DS245F4
71

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]