datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

CS8420-DSZR 查看數據表(PDF) - Cirrus Logic

零件编号
产品描述 (功能)
生产厂家
CS8420-DSZR
Cirrus-Logic
Cirrus Logic 
CS8420-DSZR Datasheet PDF : 94 Pages
First Prev 61 62 63 64 65 66 67 68 69 70 Next Last
CS8420
13.5 Hardware Mode 4 Description
(Transceive Data Flow, No SRC)
Hardware mode 4 data flow is shown in Figure 27. Audio data is input via the AES3 receiver, and routed to
the serial audio output port. Different audio data synchronous to RMCK may be input into the serial audio
input port, and output via the AES3 transmitter.
The channel status data, user data, and validity bit information are handled in two alternative modes: 4A
and 4B, determined by a start-up resistor on the COPY pin. In mode 4A, the received PRO, COPY, ORIG,
EMPH, and AUDIO channel status bits are output on pins. The transmitted channel status bits are copied
from the received channel status data, and the transmitted U and V bits are 0.
In mode 4B, only the COPY and ORIG pins are output, and reflect the received channel status data. The
transmitted channel status bits, user data, and validity bits are input serially via the PRO/C, EMPH/U, and
AUDIO/V pins. Figure 20 shows the timing requirements.
The APMS pin allows the serial audio input port to be set to master or slave.
If a validity, parity, bi-phase, or lock receiver error occurs, the current audio sample is passed unmodified
to the serial audio output port.
Start-up options are shown in Table 13, and allow choice of the serial audio output port as a master or slave,
whether TCBL is an input or an output, the audio serial ports formats, and the source of the transmitted C,
U, and V data.
The following pages contain the detailed pin descriptions for Hardware mode 4.
VD+ VD+
DFC0 DFC1 H/S
OSCLK
ISCLK
SDOUT OLRCK ILRCK SDIN
RXP
RXN
AES3 Rx
&
Decoder
Serial
Audio
Output
Serial
Audio
Input
AES3
Encoder
& Tx
C & U bit Data Buffer
APMS
TXP
TXN
RMCK RERR
PRO/C COPY ORIG EMPH/U AUDIO/V TCBL
Power supply pins (VD+, VA+, DGND, AGND) & the reset pin (RST) and the PLL filter pin (FILT)
are omitted from this diagram. Please refer to the Typical Connection Diagram for hook-up details.
Figure 27. Hardware Mode 4 - Transceive Data Flow, Without SRC
DS245F4
67

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]