datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

CS42416 查看數據表(PDF) - Cirrus Logic

零件编号
产品描述 (功能)
生产厂家
CS42416 Datasheet PDF : 73 Pages
First Prev 41 42 43 44 45 46 47 48 49 50 Next Last
6.9 Clock Status (address 08h) (Read Only)
7
Reserved
6
Reserved
5
Reserved
4
Reserved
3
Active_CLK
2
PLL_CLK2
CS42416
1
PLL_CLK1
0
PLL_CLK0
6.9.1 SYSTEM CLOCK SELECTION (ACTIVE_CLK)
Default = x
0 - Output of PLL
1 - OMCK
Function:
This bit identifies the source of the internal system clock (MCLK).
6.9.2
PLL CLOCK FREQUENCY (PLL_CLKX)
Default = xxx
Function:
The CS42416 detects the ratio between the OMCK and the recovered clock from the PLL. Given the
absolute frequency of OMCK, this ratio may be used to determine the absolute frequency of the PLL
clock.
If a 12.2880 MHz, 18.4320 MHz, or 24.5760 MHz clock is applied to OMCK and the OMCK_FREQX
bits are set accordingly (see “OMCK Frequency (OMCK Freqx)” on page 48), the absolute frequency
of the PLL clock is reflected in the PLL_CLKX bits according to Table 14. If the absolute frequency of
the PLL clock does not match one of the frequencies given in Table 14, these bits will reflect the clos-
est available value.
If the frequency of OMCK is not equal to 12.2880 MHz, 18.4320 MHz, or 24.5760 MHz, the contents
of the PLL_CLKX bits will be inaccurate and should be disregarded. In this case, an external controller
may use the contents of the OMCK/PLL_CLK ratio register and the known OMCK frequency to de-
termine the absolute frequency of the PLL clock.
Note: These bits are set to ‘111’b when the FRC_PLL_LK bit is ‘1’b.
PLL_CLK2 PLL_CLK1 PLL_CLK0
Description
0
0
0
8.1920 MHz
0
0
1
11.2896 MHz
0
1
0
12.288 MHz
0
1
1
16.3840 MHz
1
0
0
22.5792 MHz
1
0
1
24.5760 MHz
1
1
0
45.1584 MHz
1
1
1
49.1520 MHz
Table 12. PLL Clock Frequency Detection
50
DS602F1

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]