datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

ST7FMC2N6B6(2004) 데이터 시트보기 (PDF) - STMicroelectronics

부품명
상세내역
제조사
ST7FMC2N6B6 Datasheet PDF : 294 Pages
First Prev 251 252 253 254 255 256 257 258 259 260 Next Last
CLOCK AND TIMING CHARACTERISTICS (Contd)
Table 91. PLL And Clock Detector Signal Start Up Sequence
OSCIN
PLLEN
(PLL and CKD)
PLL CLOCK
LOCK
2)
CKSEL
fCLK
16Mhz
t lock
OSCIN Clock
PLL clock
3)
ST7MC1/ST7MC2
fVCO= 6 Mhz
1)
CSSD
CSSIE 4)
INTERRUPT
t setup
t hold
Notes:
1. Lock does not go low without resetting the PLLEN bit.
2. Before setting the CKSEL bit by software in order to switch to the PLL clock, a period of tlock must have
elapsed.
3. 2 clock cycles are missing after CKSEL = 1
4. CKSEL bit must be set before enabling the CSS interrupt (CSSIE=1 ).
255/294

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]