datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

CS8405A-CS(2002) 데이터 시트보기 (PDF) - Cirrus Logic

부품명
상세내역
제조사
CS8405A-CS
(Rev.:2002)
Cirrus-Logic
Cirrus Logic 
CS8405A-CS Datasheet PDF : 36 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
9. PIN DESCRIPTION - SOFTWARE MODE
CS8405A
SDA/CDOUT
AD0/CS
AD2
RXP
DGND2
DGND4
DGND3
DGND
VD+
VL+
RST
NC1
NC2
NC3
NC4
NC5
ILRCK
ISCLK
SDIN
TCBL
1 Serial Control Data I/O (Two-Wire Mode) / Data Out (SPI) (Input/Output) - In Two-Wire Mode, SDA is
the control I/O data line. SDA is open drain and requires an external pull-up resistor to VL+. In SPI
mode, CDOUT is the output data from the control port interface on the CS8405A
2 Address Bit 0 (Two-Wire Mode) / Control Port Chip Select (SPI) (Input/Output) - A falling edge on
this pin puts the CS8405A into SPI control port mode. With no falling edge, the CS8405A defaults to
Two-Wire mode. In Two-Wire mode, AD0 is a chip address pin. In SPI mode, CS is used to enable the
control port interface on the CS8405A
3 Address Bit 2 (Two-Wire Mode) (Input) - Determines the AD2 address bit for the control port in Two-
Wire mode, and should be connected to DGND or VL+. If SPI mode is used, the AD2 pin should be con-
nected to DGND.
4 Auxiliary AES3 Receiver Port (Input) - Input for an alternate, already AES3 coded, audio data source.
5 Digital Ground (Input) - Ground for the digital section.
7
8
22
6 Positive Digital Power (Input) - Typically +5 V. VD+ must be +5 V while VL+ may be operated at 3.3 V
23
9 Reset (Input) - When RST is low, the CS8405A enters a low power mode and all internal states are
reset. On initial power up, RST must be held low until the power supply is stable, and all input clocks are
stable in frequency and phase. This is particularly true in hardware mode with multiple CS8405A
devices, where synchronization between devices is important.
10 No Connect - These pins should not be connected to any signals or PCB trace. They may be driven
11 high and/or low by the CS8405A.
16
17
18
12 Serial Audio Input Left/Right Clock (Input/Output) - Word rate clock for the audio data on the SDIN
pin.
13 Serial Audio Bit Clock (Input/Output) - Serial bit clock for audio data on the SDIN pin.
14 Serial Audio Data Port (Input) - Audio data serial input pin.
15 Transmit Channel Status Block Start (Input/Output) - When operated as output, TCBL is high during
the first sub-frame of a transmitted channel status block, and low at all other times. When operated as
input, driving TCBL high for at least three OMCK clocks will cause the next transmitted sub-frame to be
the start of a channel status block.
24
DS469PP4

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]