datasheetbank_Logo
전자부품 반도체 검색엔진( 무료 PDF 다운로드 ) - 데이터시트뱅크

CS5581-ISZ 데이터 시트보기 (PDF) - Cirrus Logic

부품명
상세내역
제조사
CS5581-ISZ Datasheet PDF : 32 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
3/25/08
14:34
CS5581
SWITCHING CHARACTERISTICS
TA = -40 to +85 °C; V1+ = V2+ = +2.5 V, ±5%; V1- = V2- = -2.5 V, ±5%;
VL - VLR = 3.3 V, ±5%, 2.5 V, ±5%, or 1.8 V, ±5%
Input levels: Logic 0 = 0V = Low; Logic 1 = VD+ = High; CL = 15 pF.
Parameter
Symbol Min
Typ
Max Unit
Master Clock Frequency
Internal Oscillator XIN
12
14
16
MHz
External Clock fclk
0.5
16
16.2 MHz
Master Clock Duty Cycle
40
-
60
%
Reset
RST Low Time
(Note 8) tres
1
-
-
µs
RST rising to RDY falling
Internal Oscillator twup
External Clock
-
120
-
µs
-
1536
- MCLKs
Conversion
CONV Pulse Width
tcpw
4
-
- MCLKs
BP/UP setup to CONV falling
(Note 9) tscn
0
-
-
ns
CONV low to start of conversion
tscn
-
-
2 MCLKs
Perform Single Conversion (CONV high before RDY falling) tbus
20
-
- MCLKs
Conversion Time
(Note 10)
Start of Conversion to RDY falling tbuh
-
-
84 MCLKs
8. Reset must not be released until the power supplies and the voltage reference are within specification.
9. BP/UP can be changed coincident CONV falling. BP/UP must remain stable until RDY falls.
10. If CONV is held low continuously, conversions occur every 80 MCLK cycles.
If RDY is tied to CONV, conversions will occur every 82 MCLKs.
If CONV is operated asynchronously to MCLK, a conversion may take up to 84 MCLKs.
RDY falls at the end of conversion.
6
DS796PP1

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]