datasheetbank_Logo
データシート検索エンジンとフリーデータシート

CS8416-CSZ データシートの表示(PDF) - Cirrus Logic

部品番号
コンポーネント説明
メーカー
CS8416-CSZ Datasheet PDF : 60 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
CS8416
7.2 AES11 Behavior
When OLRCK is configured as a master, the positive or negative edge of OLRCK (depending on the setting
of SOLRPOL in register 05h) will be within -1.0%(1/Fs) to 1.1%(1/Fs) from the start of the preamble X/Z. In
master mode, the latency through the part is dependent on the input sample frequency. The typical delay
through the part from the beginning of the preamble to the active edge of OLRCK for the various sample
frequencies is given in Table 1. In master mode without the de-emphasis filter engaged, the latency of the
audio data will be 3 frames.
Fs (kHz)
32
44.1
48
64
96
192
Delay (ns)
98.0
80.5
78.0
67.0
57.5
47.0
Table 1. Typical Delays by Frequency Values
When OLRCK is configured as a slave, any synchronized input within +/-28%(1/Fs) from the positive or neg-
ative edge of OLRCK (depending on the setting of SOLRPOL in register 05h) will be treated as being sam-
pled at the same time. Since the CS8416 has no control of the OLRCK in slave mode, the latency of the
data through the part will be a multiple of 1/Fs plus the delay between OLRCK and the preambles.
Both of these conditions are within the tolerance range set forth in the AES11 standard.
26
DS578F3

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]