datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Vishay Semiconductors  >>> SUB70N06-14 PDF

SUB70N06-14(1998_01) Hoja de datos - Vishay Semiconductors

SUB70N06-14 image

Número de pieza
SUB70N06-14

Other PDF
  1998_02   lastest PDF  

PDF
DOWNLOAD     

page
3 Pages

File Size
198.1 kB

Fabricante
Vishay
Vishay Semiconductors 

DESCRIPTION
The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model schematic is extracted and optimized over the −55 to 125°C temperature ranges under the pulsed 0-to-5V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

CHARACTERISTICS
• N-Channel Vertical DMOS
• Macro Model (Model Subcircuit Schematic)
• Level 3 MOS
• Apply for both Linear and Switching Application
• Accurate over the −55 to 125°C Temperature Range
• Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

Page Link's: 1  2  3 

Número de pieza
componentes Descripción
Ver
Fabricante
N-Channel Enhancement-Mode Transistors
PDF
Temic Semiconductors
N-Channel Enhancement-Mode Transistors
PDF
Temic Semiconductors
N-Channel Enhancement-Mode Transistors
PDF
Temic Semiconductors
N-Channel Enhancement-Mode Transistors
PDF
Vishay Siliconix
N-Channel Enhancement-Mode MOS Transistors
PDF
Calogic, LLC
N-Channel Enhancement-Mode MOSFET Transistors
PDF
Temic Semiconductors
N-Channel Enhancement-Mode MOS Transistors
PDF
Unspecified
N-Channel Enhancement-Mode MOS Transistors
PDF
Temic Semiconductors
N-Channel Enhancement-Mode MOSFET Transistors
PDF
Vishay Semiconductors
N-Channel Enhancement-Mode MOS Transistors
PDF
Temic Semiconductors

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]