datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

QL8X12B-XPL68M View Datasheet(PDF) - QuickLogic Corporation

Part Name
Description
MFG CO.
QL8X12B-XPL68M
QuickLogic
QuickLogic Corporation 
QL8X12B-XPL68M Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
QL8X12B
AC CHARACTERISTICS at VCC = 5V, TA = 25°C (K = 1.00)
Logic Cell
Symbol
Parameter
tPD
tSU
tH
tCLK
tCWHI
tCWLO
tSET
tRESET
tSW
tRW
Combinatorial Delay [5]
Setup Time [5]
Hold Time
Clock to Q Delay
Clock High Time
Clock Low Time
Set Delay
Reset Delay
Set Width
Reset Width
Propagation Delays (ns)
Fanout
1
2
3
4
8
1.7 2.1 2.6 3.0 4.8
2.1 2.1 2.1 2.1 2.1
0.0 0.0 0.0 0.0 0.0
1.0 1.5 1.9 2.3 4.2
2.0 2.0 2.0 2.0 2.0
2.0 2.0 2.0 2.0 2.0
1.7 2.1 2.6 3.0 4.8
1.5 1.8 2.2 2.5 3.9
1.9 1.9 1.9 1.9 1.9
1.8 1.8 1.8 1.8 1.8
Input Cells
Symbol
Parameter
tIN
tINI
tIO
tGCK
tGCKHI
tGCKLO
High Drive Input Delay [6]
High Drive Input, Inverting Delay [6]
Input Delay (bidirectional pad)
Clock Buffer Delay [7]
Clock Buffer Min High [7]
Clock Buffer Min Low [7]
Propagation Delays (ns) [4]
1
2
3
4
6
8
2.1 2.2 2.3 2.4 2.6 2.9
2.1 2.2 2.3 2.5 2.8 3.1
1.4 1.8 2.2 2.6 3.4 4.2
2.7 2.7 2.8 2.9 3.0
2.0 2.0 2.0 2.0 2.0
2.0 2.0 2.0 2.0 2.0
Output Cell
Symbol
Parameter
tOUTLH
tOUTHL
tPZH
tPZL
tPHZ
tPLZ
Output Delay Low to High
Output Delay High to Low
Output Delay Tri-state to High
Output Delay Tri-state to Low
Output Delay High to Tri-state [8]
Output Delay Low to Tri-state [8]
Propagation Delays (ns) [4]
Output Load Capacitance (pF)
30
50
75
100 150
2.7
3.4
4.2
5.0
6.7
2.8
3.7
4.7
5.6
7.6
4.0
4.9
6.1
7.3
9.7
3.6
4.2
5.0
5.8
7.3
2.9
3.3
Notes:
[6] See High Drive Buffer Table for more information.
[7] Clock buffer fanout refers to the maximum number of flip flops per half column. The number of half
columns used does not affect clock buffer delay.
[8] The following loads are used for tPXZ:
1K
tPHZ
5 pF
1K
tPLZ
5 pF
4-10

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]