datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

CS4201 View Datasheet(PDF) - Cirrus Logic

Part Name
Description
MFG CO.
CS4201 Datasheet PDF : 68 Pages
First Prev 31 32 33 34 35 36 37 38 39 40 Next Last
CS4201
4.24 Misc. Crystal Control Register (Index 60h)
D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
0
0
0 DPC 0
0
Reserved 10dB CRST Reserved GPOC Reserved
0
DPC
10dB
CRST
GPOC
Default
DAC Phase Control. This bit controls the phase of the PCM stream sent to the DACs (after
SRC). When clearedthe phase of the signal will remain unchanged. When this bit is set,
each PCM sample will be inverted before being sent to the DACs.
Microphone 10 dB Boost. When set, the 10dB bit enables an additional boost of 10 dB on
the selected microphone input. In combination with the 20dB boost bit in the Microphone Vol-
ume Register (Index 0Eh) this bit allows for variable boost from 0 dB to +30 dB in steps of
10 dB.
Force Cold Reset. The CRST bit is used as an override to the New Warm Reset behavior
defined during PR4 powerdown. If this bit is set, an active RESET# signal will force a Cold
Reset to the CS4201 during a PR4 powerdown.
General Purpose Output Control. The GPOC bit specifies the mechanism by which the status
of a General Purpose Output pin can be controlled. If this bit is cleared, the GPO status is
controlled through the standard AC 97 method of setting the appropriate bits in output
Slot 12. If this bit is set, the GPO status is controlled through the GPIO Pin Status Register
(Index 54h).
0002h
36
DS483PP3

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]