datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

QL6250-7PS516M View Datasheet(PDF) - QuickLogic Corporation

Part Name
Description
MFG CO.
QL6250-7PS516M
QuickLogic
QuickLogic Corporation 
QL6250-7PS516M Datasheet PDF : 73 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
Eclipse Family Data Sheet Rev. F
Clock Networks
Global Clocks
There are eight global clock networks in the Eclipse device family. Global clocks can drive logic cell, I/O, and
RAM blocks in the device. Five global clocks have access to a Quad Net (local clock network) connection with
a programmable connection to the register inputs. Global clock pins are 2.5 V, LVCMOS2, compliant.
Figure 9: Global Clock Methodology
Quad Net
Global Clock Net
CLK Pin
12
•••
••
www.quicklogic.com
© 2007 QuickLogic Corporation

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]