datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

CS8427-DZZ(2009) View Datasheet(PDF) - Cirrus Logic

Part Name
Description
MFG CO.
CS8427-DZZ
(Rev.:2009)
Cirrus-Logic
Cirrus Logic 
CS8427-DZZ Datasheet PDF : 60 Pages
First Prev 51 52 53 54 55 56 57 58 59 60
CS8427
20.3.3 Locking to the ILRCK Input
CS8427 parts that are configured to lock to the IL-
RCK input should use the external PLL component
values listed in Table 8. Note that parts that need
to lock to both ILRCK and RXP/RXN should use
these values. Values listed for the 32 to 96 kHz Fs
range will have the highest corner frequency jitter
attenuation curve, take the shortest time to lock,
and offer the best output jitter performance.
Fs Range
Revision (kHz) RFILT (kΩ) CFILT (μF) CRIP (nF) PLL Lock Time (ms)
A
8 to 96
1.3
2.7
62
120
A
32-96
5.1
0.15
3.9
70
A1/A2 8 to 96
0.3
1.0
100
120
A1/A2 32-96
0.6
0.22
22
70
Table 8. Locking to the ILRCK Input
20.3.4 Jitter Tolerance
Shown in Figure 32 is the Receiver Jitter Tolerance
template as illustrated in the AES3 and IEC60958-
4 specification. CS8427 parts used with the appro-
priate external PLL component values (as noted in
Table 7) have been tested to pass this template.
Figure 32. Jitter Tolerance Template
58
DS477F4

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]