datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

LTC2621C(V2) View Datasheet(PDF) - Linear Technology

Part Name
Description
MFG CO.
LTC2621C
(Rev.:V2)
Linear
Linear Technology 
LTC2621C Datasheet PDF : 16 Pages
First Prev 11 12 13 14 15 16
LTC2601/LTC2611/LTC2621
U
OPERATIO
INPUT WORD (LTC2601)
COMMAND
DON’T CARE BITS
DATA (16 BITS)
C3 C2 C1 C0 X X X X D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
MSB
INPUT WORD (LTC2611)
LSB
2601 TBL01
COMMAND
DON’T CARE BITS
DATA (14 BITS + 2 DON’T CARE BITS)
C3 C2 C1 C0 X X X X D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 X X
MSB
LSB
2601 TBL02
INPUT WORD (LTC2621)
COMMAND
DON’T CARE BITS
DATA (12 BITS + 4 DON’T CARE BITS)
C3 C2 C1 C0 X X X X D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 X X X X
MSB
LSB
2601 TBL03
Because of this, the devices can be addressed and con-
trolled individually by simply concatenating their input
words; the first instruction addresses the last device in the
chain and so forth. The SCK and CS/LD signals are
common to all devices in the series.
REF rises accordingly becoming a high impedance input
(typically > 1G).
Normal operation can be resumed by executing any com-
mand which includes a DAC update, as shown in Table 1
or performing an asynchronous update (LDAC) as de-
In use, CS/LD is first taken low. Then the concatenated scribed in the next section. The DAC is powered up as its
input data is transferred to the chain, using SDI of the first voltage output is updated. When the DAC in powered-
device as the data input. When the data transfer is com- down state is powered up and updated, normal settling is
plete, CS/LD is taken high, which executes the commands delayed. The main bias generation circuit block has been
specified for each of the devices simultaneously. A single
device can be controlled by using the no-operation com-
mand (1111) for the other devices in the chain.
automatically shut down in addition to the DAC amplifier
and reference input and so the power up delay time is 12µs
(for VCC = 5V) or 30µs (for VCC = 3V).
Power-Down Mode
For power-constrained applications, power-down mode
can be used to reduce the supply current whenever the
DAC output is not needed. When in power-down, the
buffer amplifier, bias circuit and reference input is dis-
abled and draws essentially zero current. The DAC output
is put into a high impedance state, and the output pin is
passively pulled to ground through 90k resistors. Input-
and DAC-register contents are not disturbed during power-
down.
The DAC can be put into power-down mode by using
command 0100b. The 16-bit data word is ignored. The
supply and reference currents are reduced to almost zero
when the DAC is powered down; the effective resistance at
12
Asynchronous DAC Update Using LDAC
In addition to the update commands shown in Table 1, the
LDAC pin asynchronously updates the DAC register with
the contents of the input register.
If CS/LD is high, a low on the LDAC pin causes the DAC
register to be updated with the contents of the input
register.
If CS/LD is low, a low going pulse on the LDAC pin before
the rising edge of CS/LD powers up the DAC but does not
cause the output to be updated. If LDAC remains low after
the rising edge of CS/LD, then LDAC is recognized, the
command specified in the 24-bit word just transferred is
executed and the DAC output is updated.
2601f

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]