datasheetbank_Logo    Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
Part Number :
Home  >>>  HB54R1G9F2U Datasheet

HB54R1G9F2U

  

Datasheet PDF

Match, Like HB54R1G9F2U
Start with HB54R1G9F2U-*
End N/A
Included N/A

View Details

Manufacturer Part no Description View
Elpida
Elpida Memory, Inc
HB54R1G9F2U 1GB Registered DDR SDRAM DIMM

Description
The HB54R1G9F2U is a 128M × 72 × 2 rank Double Data Rate (DDR) SDRAM Module, mounting 36 pieces of 256Mbits DDR SDRAM sealed in TCP package, 1 piece of PLL clock driver, 2 pieces of register driver and 1 piece of serial EEPROM (2k bits EEPROM) for Presence Detect (PD). Read and write operations are performed at the cross points of the CK and the /CK. This high-speed data transfer is realized by the 2-bit prefetch-pipelined architecture. Data strobe (DQS) both for read and write are available for high speed and reliable data bus design. By setting extended mode register, the on-chip Delay Locked Loop (DLL) can be set enable or disable. An outline of the products is 184-pin socket type package (dual lead out). Therefore, it makes high density mounting possible without surface mount technology. It provides common data inputs and outputs. Decoupling capacitors are mounted beside each TCP on the module board.

Features
• 184-pin socket type package (dual lead out)
 - Outline: 133.35mm (Length) × 30.48mm (Height) × 4.80mm (Thickness)
 - Lead pitch: 1.27mm
• 2.5V power supply (VCC/VCCQ)
• SSTL-2 interface for all inputs and outputs
• Clock frequency: 133MHz/125MHz (max.)
• Data inputs and outputs are synchronized with DQS
• 4 banks can operate simultaneously and independently (Component)
• Burst read/write operation
• Programmable burst length: 2, 4, 8
 - Burst read stop capability
• Programmable burst sequence
 - Sequential
 - Interleave
• Start addressing capability
 - Even and Odd
• Programmable /CAS latency (CL): 3, 3.5
• 8192 refresh cycles: 7.8µs (8192/64ms)
• 2 variations of refresh
 - Auto refresh
 - Self refresh


other parts : HB54R1G9F2U-B75B/10B  HB54R1G9F2U-B75B  HB54R1G9F2U-10B  
HB54R1G9F2U PDF
Elpida
Elpida Memory, Inc
HB54R1G9F2U-10B 1GB Registered DDR SDRAM DIMM

Description
The HB54R1G9F2U is a 128M × 72 × 2 rank Double Data Rate (DDR) SDRAM Module, mounting 36 pieces of 256Mbits DDR SDRAM sealed in TCP package, 1 piece of PLL clock driver, 2 pieces of register driver and 1 piece of serial EEPROM (2k bits EEPROM) for Presence Detect (PD). Read and write operations are performed at the cross points of the CK and the /CK. This high-speed data transfer is realized by the 2-bit prefetch-pipelined architecture. Data strobe (DQS) both for read and write are available for high speed and reliable data bus design. By setting extended mode register, the on-chip Delay Locked Loop (DLL) can be set enable or disable. An outline of the products is 184-pin socket type package (dual lead out). Therefore, it makes high density mounting possible without surface mount technology. It provides common data inputs and outputs. Decoupling capacitors are mounted beside each TCP on the module board.

Features
• 184-pin socket type package (dual lead out)
 - Outline: 133.35mm (Length) × 30.48mm (Height) × 4.80mm (Thickness)
 - Lead pitch: 1.27mm
• 2.5V power supply (VCC/VCCQ)
• SSTL-2 interface for all inputs and outputs
• Clock frequency: 133MHz/125MHz (max.)
• Data inputs and outputs are synchronized with DQS
• 4 banks can operate simultaneously and independently (Component)
• Burst read/write operation
• Programmable burst length: 2, 4, 8
 - Burst read stop capability
• Programmable burst sequence
 - Sequential
 - Interleave
• Start addressing capability
 - Even and Odd
• Programmable /CAS latency (CL): 3, 3.5
• 8192 refresh cycles: 7.8µs (8192/64ms)
• 2 variations of refresh
 - Auto refresh
 - Self refresh


other parts : HB54R1G9F2U  HB54R1G9F2U-B75B/10B  HB54R1G9F2U-B75B  
HB54R1G9F2U-10B PDF
Elpida
Elpida Memory, Inc
HB54R1G9F2U-B75B 1GB Registered DDR SDRAM DIMM

Description
The HB54R1G9F2U is a 128M × 72 × 2 rank Double Data Rate (DDR) SDRAM Module, mounting 36 pieces of 256Mbits DDR SDRAM sealed in TCP package, 1 piece of PLL clock driver, 2 pieces of register driver and 1 piece of serial EEPROM (2k bits EEPROM) for Presence Detect (PD). Read and write operations are performed at the cross points of the CK and the /CK. This high-speed data transfer is realized by the 2-bit prefetch-pipelined architecture. Data strobe (DQS) both for read and write are available for high speed and reliable data bus design. By setting extended mode register, the on-chip Delay Locked Loop (DLL) can be set enable or disable. An outline of the products is 184-pin socket type package (dual lead out). Therefore, it makes high density mounting possible without surface mount technology. It provides common data inputs and outputs. Decoupling capacitors are mounted beside each TCP on the module board.

Features
• 184-pin socket type package (dual lead out)
 - Outline: 133.35mm (Length) × 30.48mm (Height) × 4.80mm (Thickness)
 - Lead pitch: 1.27mm
• 2.5V power supply (VCC/VCCQ)
• SSTL-2 interface for all inputs and outputs
• Clock frequency: 133MHz/125MHz (max.)
• Data inputs and outputs are synchronized with DQS
• 4 banks can operate simultaneously and independently (Component)
• Burst read/write operation
• Programmable burst length: 2, 4, 8
 - Burst read stop capability
• Programmable burst sequence
 - Sequential
 - Interleave
• Start addressing capability
 - Even and Odd
• Programmable /CAS latency (CL): 3, 3.5
• 8192 refresh cycles: 7.8µs (8192/64ms)
• 2 variations of refresh
 - Auto refresh
 - Self refresh


other parts : HB54R1G9F2U  HB54R1G9F2U-B75B/10B  HB54R1G9F2U-10B  
HB54R1G9F2U-B75B PDF
Elpida
Elpida Memory, Inc
HB54R1G9F2U-A75B 1GB Registered DDR SDRAM DIMM

Description
The HB54R1G9F2U is a 128M × 72 × 2 bank Double Data Rate (DDR) SDRAM Module, mounted 36 pieces of 256Mbits DDR SDRAM (HM5425401BTB) sealed in TCP package, 1 piece of PLL clock driver, 2 pieces of register driver and 1 piece of serial EEPROM (2k bits EEPROM) for Presence Detect (PD). Read and write operations are performed at the cross points of the CK and the /CK. This high-speed data transfer is realized by the 2-bit prefetch-pipelined architecture. Data strobe (DQS) both for read and write are available for high speed and reliable data bus design. By setting extended mode register, the on-chip Delay Locked Loop (DLL) can be set enable or disable. An outline of the products is 184-pin socket type package (dual lead out). Therefore, it makes high density mounting possible without surface mount technology. It provides common data inputs and outputs. Decoupling capacitors are mounted beside each TCP on the module board.

Features
• 184-pin socket type package (dual lead out)
 - Outline: 133.35mm (Length) × 30.48mm (Height) × 4.80mm (Thickness)
 - Lead pitch: 1.27mm
• 2.5V power supply (VCC/VCCQ)
• SSTL-2 interface for all inputs and outputs
• Clock frequency: 143MHz/133MHz/125MHz (max.)
• Data inputs and outputs are synchronized with DQS
• 4 banks can operate simultaneously and independently (Component)
• Burst read/write operation
• Programmable burst length: 2, 4, 8
 - Burst read stop capability
• Programmable burst sequence
 - Sequential
 - Interleave
• Start addressing capability
 - Even and Odd
• Programmable /CAS latency (CL): 3, 3.5
• 8192 refresh cycles: 7.8µs (8192/64ms)
• 2 variations of refresh
 - Auto refresh
 - Self refresh

HB54R1G9F2U-A75B PDF
Elpida
Elpida Memory, Inc
HB54R1G9F2U-B75B/10B 1GB Registered DDR SDRAM DIMM

Description
The HB54R1G9F2U is a 128M × 72 × 2 rank Double Data Rate (DDR) SDRAM Module, mounting 36 pieces of 256Mbits DDR SDRAM sealed in TCP package, 1 piece of PLL clock driver, 2 pieces of register driver and 1 piece of serial EEPROM (2k bits EEPROM) for Presence Detect (PD). Read and write operations are performed at the cross points of the CK and the /CK. This high-speed data transfer is realized by the 2-bit prefetch-pipelined architecture. Data strobe (DQS) both for read and write are available for high speed and reliable data bus design. By setting extended mode register, the on-chip Delay Locked Loop (DLL) can be set enable or disable. An outline of the products is 184-pin socket type package (dual lead out). Therefore, it makes high density mounting possible without surface mount technology. It provides common data inputs and outputs. Decoupling capacitors are mounted beside each TCP on the module board.

Features
• 184-pin socket type package (dual lead out)
 - Outline: 133.35mm (Length) × 30.48mm (Height) × 4.80mm (Thickness)
 - Lead pitch: 1.27mm
• 2.5V power supply (VCC/VCCQ)
• SSTL-2 interface for all inputs and outputs
• Clock frequency: 133MHz/125MHz (max.)
• Data inputs and outputs are synchronized with DQS
• 4 banks can operate simultaneously and independently (Component)
• Burst read/write operation
• Programmable burst length: 2, 4, 8
 - Burst read stop capability
• Programmable burst sequence
 - Sequential
 - Interleave
• Start addressing capability
 - Even and Odd
• Programmable /CAS latency (CL): 3, 3.5
• 8192 refresh cycles: 7.8µs (8192/64ms)
• 2 variations of refresh
 - Auto refresh
 - Self refresh


other parts : HB54R1G9F2U  HB54R1G9F2U-B75B  HB54R1G9F2U-10B  
HB54R1G9F2U-B75B/10B PDF

1

New and Popular Datasheet

LM317  PN2222A  1N4007  LM324N  SB020  PCA-COM232-00A1E  NJU3553M  NCP7815TG  ER804F_09  ER804_02  BUZ271  IXXR110N65B4H1  SN74ACT08-EP  SIHB10N40D-GE3  TDA8133_94  TDA8133  SML-LXR85SRC-TR  CRCW0805150KFKEB  SML-LXR85SRC-TR_11  NXA66  MBR10100CT-E3/45  SB030  2023  FDPF8N60ZUT  YB1520  TC1188  SN74ACT08DBRE4  SN74ACT08DB  SB0203EJ  S6B0741  PHP5N40  PD488588FF  NXA66-12P3V3CY  MSM6240  MA4SW301  LT1173CS8-5  LB1760  IRF3709ZCS  IRF3709ZCSPBF  IRF3709ZPBF  IRF3709Z  GP02-40-LFR  GBPC5010M  BQ2114LB-XXX  BD4210EKN  AT45DB081D-SU  AT45DB081D  AT45DB081B-RC  AT45DB081A  AT45DB081  AN7289NFBQ  AN7280S  AN7289  ADM1810-15ART-RL7  TDA2030A  Part List  Manufacturers List 
  


Key Word
System  Voltage  Analog  Audio  Axial  Battery  Bipolar  Bridge  Camera  Chip  Clock  Color  Connector  Control  Controller  Converter  Counter  Crystal  Decoder  Digital 

@ 2014 - 2018  [ Home ] [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]