The DS90CR287 transmitter converts 28 bits of LVCMOS/LVTTL data into four LVDS (Low Voltage Differential Signal ing) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CR288A receiver converts the four LVDS data streams back into 28 bits of LVCMOS/LVTTL data. At a transmit clock frequency of 85 MHz, 28 bits of TTL data are transmitted at a rate of 595 Mbps per LVDS data channel. Using a 85 MHz clock, the data throughput is 2.38 Gbit/s (297.5 Mbytes/sec).
This chipset is an ideal means to solve EMI and cable size problems associated with wide, high-speed TTL interfaces.
■ 20 to 85 MHz shift clock support
■ 50% duty cycle on receiver output clock
■ 2.5 / 0 ns Set & Hold Times on TxINPUTs
■ Low power consumption
■ ±1V common-mode range (around +1.2V)
■ Narrow bus reduces cable size and cost
■ Up to 2.38 Gbps throughput
■ Up to 297.5 Mbytes/sec bandwidth
■ 345 mV (typ) swing LVDS devices for low EMI
■ PLL requires no external components
■ Rising edge data strobe
■ Compatible with TIA/EIA-644 LVDS standard
■ Low profile 56-lead TSSOP package