datasheetbank_Logo    Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
Part Number :
Home  >>>  Agere  >>> FW323-05 PDF

FW323-05 Datasheet PDF - Agere -> LSI Corporation

Part NumberFW323-05 Agere
Agere -> LSI Corporation Agere
Description1394A PCI PHY/Link Open Host Controller Interface
FW323-05 Datasheet PDF : FW323-05 pdf   
FW323-05 image

The FW323 is the Agere Systems Inc. implementation of a high-performance, PCI bus-based open host controller for implementation of IEEE 1394a-2000 compliant systems and devices. Link-layer functions are handled by the FW323, utilizing the on-chip 1394a-2000 compliant link core and physical layer core. A high-performance and cost effective solution for connecting and servicing multiple IEEE 1394 (both 1394-1995 and 1394a-2000) peripheral devices can be realized.

Features
■ 1394a-2000 OHCI link and PHY core function in single device:
   — Enables smaller, simpler, more efficient mother board and add-in card designs by replacing two components with one
   — Enables lower system costs
   — Leverages proven 1394a-2000 PHY core design
   — Demonstrated compatibility with current Microsoft Windows® drivers and common applications
   — Demonstrated interoperability with existing, as well as older, 1394 consumer electronics and periph erals products
   — Feature-rich implementation for high performance in common applications
   — Supports low-power system designs (CMOS implementation, power management features)
   — Provides LPS, LKON, and CNA outputs to support legacy power management implementations
■ OHCI:
   — Complies with OHCI 1.1 WHQL requirements
   — Complies with Microsoft Windows Logo Program System and Device Requirements
   — Listed on Windows Hardware Compatibility List //www.microsoft.com/hcl/results.asp
   — Compatible with Microsoft Windows and MacOS® operating systems
   — 4 Kbyte isochronous transmit FIFO
   — 2 Kbyte asynchronous transmit FIFO
   — 4 Kbyte isochronous receive FIFO
   — 2 Kbyte asychronous receive FIFO
   — Dedicated asynchronous and isochronous descriptor-based DMA engines
   — Eight isochronous transmit contexts
   — Eight isochronous receive contexts
   — Prefetches isochronous transmit data
   — Supports posted write transactions
  
■ 1394a-2000 PHY core:
   — Compliant with IEEE ® 1394a-2000, Standard for a High Performance Serial Bus (Supplement)
   — Provides three fully compliant cable ports, each supporting 400 Mbits/s, 200 Mbits/s, and 100 Mbits/s traffic
   — Supports extended BIAS_HANDSHAKE time for enhanced interoperability with camcorders
   — While unpowered and connected to the bus, will not drive TPBIAS on a connected port even if receiving incoming bias voltage on that port
   — Does not require external filter capacitor for PLL
   — Supports PHY core-link interface initialization and reset
   — Supports link-on as a part of the internal PHY core-link interface
   — 25 MHz crystal oscillator and internal PLL provide transmit/receive data at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s, and internal link-layer controller clock at 50 MHz
   — Interoperable across 1394 cable with 1394 physical layers (PHY core) using 5 V supplies
   — Node power-class information signaling for system power management
   — Supports ack-accelerated arbitration and fly-by concatenation
   — Supports arbitrated short bus reset to improve utilization of the bus
   — Fully supports suspend/resume
   — Supports connection debounce
   — Supports multispeed packet concatenation
   — Supports PHY pinging and remote PHY access packets
   — Reports cable power fail interrupt when voltage at CPS pin falls below 7.5 V
   — Separate cable bias and driver termination voltage supply for each port
■ Link:
   — Cycle master and isochronous resource manager capable
   — Supports 1394a-2000 acceleration features
  
■ PCI:
   — Revision 2.2 compliant
   — 33 MHz/32-bit operation
   — Programmable burst size for PCI data transfer
   — Supports PCI Bus Power Management Interface Specification v.1.1
   — Supports clockrun protocol per PCI Mobile Design Guide
   — Global byte swap function

Other Features
■ I2C serial ROM interface
■ CMOS process
■ 3.3 V operation, 5 V tolerant inputs
■ 128-pin TQFP package

 

Page Links : 1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  37  38  39  40  41  42  43  44  45  46  47  48  49  50  51 
 

Other manufacturer searches related to FW323-05

UPD72873 IEEE1394 OHCI 1.1 COMPLIANT 2PORT PHY-LINK 1-CHIP HOST CONTROLLER UPD72873 View NEC => Renesas Technology
UPD72874 IEEE1394 OHCI 1.1 COMPLIANT 3PORT PHY-LINK 1-CHIP HOST CONTROLLER UPD72874 View NEC => Renesas Technology
VT6202 PCI USB2 4-Port Host Controller VT6202 View Unspecified
W89C940 ELANC-PCI (TWISTED-PAIR ETHER-LAN CONTROLLER WITH PCI INTERFACE) W89C940 View Winbond
ISP1562 Hi-Speed USB PCI host controller ISP1562 View NXP Semiconductors.
ISP1561 Hi-Speed USB PCI host controller ISP1561 View Philips Electronics
JMC261 PCI Express to Fast Ethernet & Card Reader Host Controller JMC261 View Unspecified
BCM5788 SINGLE-CHIP 32-BIT PCI GIGABIT CONTROLLER WITH PHY BCM5788 View Broadcom Corporation
ISP1563 Hi-Speed Universal Serial Bus PCI Host Controller ISP1563 View Philips Electronics
ISP1562 Hi-Speed Universal Serial Bus PCI Host Controller ISP1562 View Philips Electronics

Share Link : 

Language : 한국어   简体中文   日本語   русский   español


All Rights Reserved © datasheetbank.com 2014 - 2018  ] [ Privacy Policy ] [ Request Datasheet  ] [ Contact Us ]