# SPT7 9 3 5 # 12-BIT, 20 MSPS, 76 mW A/D CONVERTER # ADVANCED INFORMATION # **FEATURES** - 12-Bit, 20 MSPS Analog-to-Digital Converter - Monolithic CMOS - Internal Track-and-Hold - · Low Input Capacitance - · Low Power Dissipation: 76 mW - 2.7 3.6 V Power Supply - · TTL-Compatible Outputs # **APPLICATIONS** - CCD Imaging Cameras and Sensors - · Medical Imaging - · RF Communications - · Document and Film Scanners - · Electro-Optics - Transient Signal Analysis - · Handheld Equipment #### **GENERAL DESCRIPTION** The SPT7935 12-Bit, 20 MSPS analog-to-digital converter has a pipelined converter architecture built in a monolithic CMOS process. It delivers excellent low noise performance with a typical power dissipation of only 76 mW. With low distortion and high dynamic range, this device offers the performance needed for imaging, multimedia, telecommunications and instrumentation applications. The SPT7935 is available in a 44-lead Thin Quad Flat Pack (TQFP) package in the commercial temperature range (0 to $+70^{\circ}$ C). ## **BLOCK DIAGRAM** # Signal Processing Technologies, Inc. 4755 Forge Road, Colorado Springs, Colorado 80907, USA Phone: (719) 528-2300 FAX: (719) 528-2370 # ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur)1 25 °C | Supply Voltages<br>V <sub>DD</sub> 1<br>V <sub>DD</sub> 2 | | Temperature Operating TemperatureStorage Temperature | | |-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--| | Input Voltages Analog Input Digital Input VREF+ VREF- CLK | 0.5 V to V <sub>DD</sub> 2 +0.5 V<br>0.5 V to V <sub>DD</sub> 1 +0.5 V<br>0.5 V to V <sub>DD</sub> 1 +0.5 V | | | **Note:** 1. Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper nominal applied conditions in typical applications. # **ELECTRICAL SPECIFICATIONS** | | TEST | TEST | | SPT7935 | | | |---------------------------------------------|------------|-------|-----|------------|-----|--------| | PARAMETERS | CONDITIONS | LEVEL | MIN | TYP | MAX | UNITS | | DC Accuracy | | | | | | | | Resolution | | | | 12 | | Bits | | Differential Linearity | | | | ±1.0 | | LSB | | Integral Linearity | | | | ±3.0 | | LSB | | Common Mode Rejection Ratio (CMRR) | | | | TBD | | | | No Missing Codes | | | ( | Guaranteed | | | | Analog Input | | | | | | | | Input Voltage Range | | | | ±1.0 | | V | | Common Mode Input Voltage | | | | 1.5 | | V | | Input Capacitance | | | | 1.2 | | pF | | Input Bandwidth | | | | TBD | | MHz | | Offset | | | | TBD | | LSB | | Gain Error | | | | TBD | | LSB | | Reference Voltages | | | | | | | | Reference Input Voltage Range | | | 0.6 | 1.0 | 1.2 | V | | (V <sub>REF+</sub> - V <sub>REF</sub> -) | | | | | | | | Negative Input Voltage (V <sub>REF</sub> -) | | | | 1.0 | | V | | Positive Input Voltage (V <sub>REF</sub> +) | | | | 2.0 | | V | | Common Mode Output Voltage | | | TBD | 1.65 | TBD | V | | Switching Performance | | | | | | | | Maximum Conversion Rate | | | 20 | | | MHz | | Pipeline Delay | | | | 7.5 | | Clocks | | (See Timing Diagram) | | | | | | | | Aperture Delay Time | | | | 2 | | ns | | Aperture Jitter Time | | | | 10 | | ps | | Dynamic Performance | | | | | | | | Effective Number of Bits | | | | | | | | $f_{IN} = 4.4995 MHz$ | | | 9 | 9.3 | | Bits | | f <sub>IN</sub> = 18.991 MHz | | | | 8.7 | | Bits | | Signal-To-Noise Ratio | | | | | | | | $f_{IN} = 4.4995 \text{ MHz}$ | | | 60 | 62 | | dB | | $f_{IN} = 18.991 \text{ MHz}$ | | | | 58 | | dB | **SPT** 2 SPT7935 2 3/20/98 # **ELECTRICAL SPECIFICATIONS** **TEST LEVEL CODES** fication is not tested at the specified condition. | - | TEST | TEST | | SPT7935 | | | |---------------------------------------------------------|-----------------------------------|-------|---------------------|---------------|---------------------|-----------------| | PARAMETERS | CONDITIONS | LEVEL | MIN | TYP | MAX | UNITS | | Dynamic Performance-Continued | | | | | | | | Differential Phase | | | | TBD | | | | Differential Gain | | | | TBD | | | | Signal-To-Noise and Distortion | | | | | | | | $f_{IN} = 4.4995 \text{ MHz}$ | | | 56 | 58 | | dB | | $f_{IN} = 18.991 \text{ MHz}$ | | | | 54 | | dB | | Spurious Free Dynamic Range | | | | | | | | $f_{IN} = 4.4995 \text{ MHz}$ | | | 60 | 65 | | dB | | $f_{IN} = 18.991 \text{ MHz}$ | | | | 57 | | dB | | Digital Inputs | | | | | | | | Logic 1Voltage | | | 80% V <sub>DD</sub> | | | | | Logic 0 Voltage | LV CND | | | | 20% V <sub>DD</sub> | l | | Maximum Input Current Low<br>Maximum Input Current High | $V_{I} = GND$<br>$V_{I} = V_{DD}$ | | | | ±10<br>±10 | μΑ<br>μΑ | | Input Capacitance | V - V DD | | | 1.2 | ±10 | ρF | | Digital Outputs | | | | | | <u> </u> | | Logic 1 Voltage | I = 2 mA | | 85% V <sub>DD</sub> | $90\% V_{DD}$ | | V | | Logic 0 Voltage | I = 2 mA | | | 0.2 | 0.4 | V | | Output Hold Time (t <sub>H</sub> ) | | | | 6 | | ns | | Output DelayTime (t <sub>D</sub> ) | | | | 8 | | ns | | Power Supply Requirements | | | | | | | | Supply Voltages | | | 2.7 | 3.3 | 3.6 | $I_{v}$ | | V <sub>DD</sub><br>Supply Current | | | | 3.3 | 3.6 | | | I <sub>DD</sub> | | | | 23 | | l <sub>mA</sub> | | Analog Power - Digital Power Pins | | | -0.2 | 5 | +0.2 | V | | Digital Power - Output Driver Power | | | -0.2 | | +0.2 | V | | Power Dissipation | | | | 76 | | mW | | Power Supply Rejection Ratio (PSRR) | | | | TBD | | dB | #### 1 100% production tested at the specified temperature. All electrical characteristics are subject to the following conditions: All parameters having min/ Ш 100% production tested at $T_A = +25$ °C, and sample max specifications are guaranteed. The Test tested at the specified temperatures. Level column indicates the specific device test-Ш QA sample tested only at the specified temperatures. ing actually performed during production and IV Parameter is guaranteed (but not tested) by design Quality Assurance inspection. Any blank secand characterization data. tion in the data column indicates that the speci- **TEST LEVEL** VI 100% production tested at T<sub>A</sub> = +25 °C. Parameter is guaranteed over specified temperature range. Parameter is a typical value for information purposes **TEST PROCEDURE** **SPT** 3 SPT7935 # **PIN ASSIGNMENTS** #### PIN FUNCTIONS | Name | Function | |----------------------------------------|--------------------------------------------| | V <sub>IN</sub> +, V <sub>IN</sub> - | Analog Inputs | | V <sub>REF+</sub> , V <sub>REF</sub> - | External Reference Inputs | | CLK | Input Clock | | V <sub>CM</sub> | Common Mode Output Voltage<br>(1.65 V typ) | | Bias1 | Internal Bias current (85 μA typ) | | Bias2 | Internal Bias Current (7.5 μA typ) | | D0 - D11 | Digital Outputs (D0 = LSB) | | GND1, GND2 | Analog Grounds | | V <sub>DD</sub> 1, V <sub>DD</sub> 2 | +3.3 V Supplies | | N/C | Not Connected | ## **ORDERING INFORMATION** | | PART NUMBER TEMPERATURE RANGE | | PACKAGE TYPE | | | |---|-------------------------------|-------------|--------------|--|--| | ſ | SPT7935SCT | 0 to +70 °C | 44L TQFP | | | Signal Processing Technologies, Inc. reserves the right to change products and specifications without notice. Permission is hereby expressly granted to copy this literature for informational purposes only. Copying this material for any other use is strictly prohibited. Covered by Patent Numbers 5262779 and 5272481. WARNING - LIFE SUPPORT APPLICATIONS POLICY - SPT products should not be used within Life Support Systems without the specific written consent of SPT. A Life Support System is a product or system intended to support or sustain life which, if it fails, can be reasonably expected to result in significant personal injury or death. Signal Processing Technologies believes that ultrasonic cleaning of its products may damage the wire bonding, leading to device failure. It is therefore not recommended, and exposure of a device to such a process will void the product warranty. SPT **SPT7935** 3/20/98