



PRELIMINARY DOT MATRIX LCD 80-OUT SEGMENT DRIVER

## GENERAL DESCRIPTION

The NJU6415 is a serial input, 80-out segment driver for dot matrix LCDs, especially useful as extension driver for LCD controller drivers like NJU6426.

It consists of bidirectional shift register, 80-bit latch, and 80-out high voltage LCD drivers.

The bidirectional shift register performs the efficient extension driver allocation according to the number of characters and easy wiring with the LCD panel.

As the 80-driver has 4 level voltage input to drive the LCD, adjustable driving voltage according to the LCD panel can be supplied from the external power source.

#### FEATURES

- 80 Segment Drivers
- 80-bit Shift Register
  - (Bidirectional Shift Register)
- Two of Shift Direction Select Terminal
- Fast Data Transmission (Shift Clock 3.3 MHz min.)
- External Power Supply for LCD Driving Voltage
- LCD Driving Voltage ---  $V_{DD}$  3.0V ~  $V_{DD}$  13.5V
- Operating Voltage --- 5.0 V ± 10 %
- Package Outline --- QFP100/Chip
- C-MOS Technology

## BLOCK DIAGRAM



New Japan Radio Co.,Ltd.

PACKAGE OUTLINE



NJU6415F

## NJU6415

#### PIN CONFIGURATION

JRO



## TERMINAL DESCRIPTION

| NO.               | SYMBOL                                                                             | FUNCTION                                                                                                                                                                                                                                                                                                    |
|-------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1~30<br>51~100    | $\begin{array}{l} SEG_{30} \sim SEG_{1} \\ SEG_{80} \sim SEG_{31} \end{array}$     | LCD segment driving terminal.<br>Each terminal corresponds to each bit of shift register                                                                                                                                                                                                                    |
| 41                | DI                                                                                 | Data input terminal. The DI terminal is fixed the input terminal regardless the shift direction.<br>Display data is input synchronized with the clock signal.                                                                                                                                               |
| 42                | DO                                                                                 | Data output terminal. The DO terminal is fixed the output terminal<br>regardless the shift direction.<br>The data is output synchronized with the clock signal.                                                                                                                                             |
| 40                | SCL                                                                                | Shift register clock pulse input terminal.<br>The data is shifted in the shift register by the falling edge of<br>the clock pulse. A data setup time and hold time are required<br>between data input and SCL. Clock pulse rising time and falling<br>time should be set less than 50ns (MAX) respectively. |
| 39                | SHL                                                                                | Shift direction select terminal.<br>"H": Shift direction is from 80th bit to 1st bit.<br>"L": Shift direction is from 1st bit to 80th bit.<br>The DI and DO terminals are fixed input and output terminal re-<br>spectively regardless this terminal input level.                                           |
| 37                | LP                                                                                 | Latch pulse input terminal. The data in the shift register is<br>latched to the Latch by this signal.<br>"H": Data writing, "L": Data latch                                                                                                                                                                 |
| 44                | LM                                                                                 | Alternate signal input for LCD driving.                                                                                                                                                                                                                                                                     |
| 46<br>36          | V <sub>DD</sub><br>Vss                                                             | Power supply terminal (connect to the controller's $V_{\rm DD}$ terminal) Power supply terminal (connect to the controller's $V_{\rm SS}$ terminal)                                                                                                                                                         |
| 33,35,34,32<br>31 | V <sub>0</sub> ,V <sub>2</sub> ,V <sub>3</sub> ,V <sub>5</sub><br>V <sub>ssh</sub> | LCD driving power source terminals.<br>V <sub>DD</sub> ≧V <sub>0</sub> ≧V <sub>2</sub> ≧V <sub>3</sub> ≧V <sub>5</sub> ≧V <sub>SSH</sub>                                                                                                                                                                    |
| 38,43,45<br>47~50 | NC                                                                                 | Non connection.(Normally open)                                                                                                                                                                                                                                                                              |

5

#### FUNCTIONAL DESCRIPTION

## (1) Shift register control

The 80-bit shift register is a bidirectional register. The shift direction of 80-bit bidirectional shift register is shown below:

| Control Terminal | Input | Shift Direction |
|------------------|-------|-----------------|
| CU !!            | "H"   | 80 → 1          |
| SHL -            | "נ"   | . 1 → 80        |

(Note) DI and DO terminals are fixed input and output terminal respectively regardless the SHL input level.

#### (2) LCD driver output truth table

| Input Data | Selection/Non-selection | LM | Driver Output (SEG1 to SEG80) |
|------------|-------------------------|----|-------------------------------|
| "H"        | Coloration              | н  | ۷5                            |
|            | Selection               | L  | Vo (VDD)                      |
| "L"        |                         | н  | ٧ <sub>3</sub>                |
|            | Non-selection           | L  | . V2                          |

#### ABSOLUTE MAXIMUM RATINGS

### ( Ta=25℃ )

| PARAMETER                  | SYMBOL.              | RATINGS                        | UNIT |
|----------------------------|----------------------|--------------------------------|------|
| Supply Voltage (1)         | Vdd                  | - 0.3 ~ + 7.0                  | ۷    |
| Supply Voltage (2) Note 1) | V0, V2, V3, V5, Vssh | $V_{DD}$ -13.5 ~ $V_{DD}$ +0.3 | ٧    |
| Input Voltage              | VIN                  | $-0.3 \sim V_{DD}+0.3$         | ٧    |
| Operating Temperature      | Topr                 | - 30 ~ + 80                    | Ĉ    |
| Storage Temperature        | Tstg                 | - 55 ~ + 150                   | Ĉ    |

-New Japan Radio Co.,Ltd.

Note 1) The relation :  $V_{DD} \ge V_0 \ge V_2 \ge V_3 \ge V_5 \ge V_{SSH}$  must be maintained.

### ELECTRICAL CHARACTERISTICS

JRC

• DC Characteristics

(  $V_{\text{DD}}\text{=}5V{\pm}10\%$  , Ta=-20  $\sim$  +75°C )

| PARAMETER                                | SYMBOL          | CONDITIONS                                                                 | MIN                  | TYP    | MAX                   | UNIT |  |
|------------------------------------------|-----------------|----------------------------------------------------------------------------|----------------------|--------|-----------------------|------|--|
|                                          | V <sub>IH</sub> |                                                                            | 0.8V <sub>DD</sub>   |        | VDD                   | v    |  |
| Input Voltage Note1)                     | VIL             |                                                                            |                      |        | 0.2V <sub>DD</sub>    | Ŷ    |  |
|                                          | Іін             | $V_{1H} = V_{DD}$                                                          |                      |        | 1                     | μA   |  |
| Input Current Notel)                     | l i l           | $V_{1L} = OV$                                                              | - 1                  |        |                       | μκ   |  |
|                                          | Vон             | $I_0 = -40 \mu A$                                                          | 4.2                  |        |                       | v    |  |
| Output Voltage Note2)                    | Vol             | lo = <b>0.4mA</b>                                                          |                      |        | 0.4                   |      |  |
| Driver On-resistance<br>Note3)           | Ron             | ld = 0.05mA                                                                |                      |        | 5                     | kΩ   |  |
| Operating Current<br>(Logic Part)        | lsso            | LM,LP=130µs cycle,<br>SCL=1.5MHz. Every one bit<br>Inverted Data. No Load. |                      | 1.1    | 1.5                   | mA   |  |
| Operating Current<br>( LCD Driver Part ) | Іѕѕно           | LM,LP=130µs cycle,<br>SCL=1.5MHz. Every one bit<br>Inverted Data. No Load. |                      | 70     | 100                   | μA   |  |
| LCD Driving Voltage                      | VLCD            | V <sub>SSH</sub> Terminal, V <sub>DD</sub> =5V                             | V <sub>DD</sub> -3.0 | ,<br>, | V <sub>DD</sub> -13.5 | ٧    |  |

Note 1) Apply to LM, LP, SCL, SHL and DI terminals. Note 2) Apply to DO terminal.

Note 3) Apply to SEG  $_1$   $\sim$  SEG  $_{80}$  terminals.

• AC Characteristics

| PARAMETER                   | SYMBOL   | CONDITIONS                             | MIN | TYP | MAX | UNIT |
|-----------------------------|----------|----------------------------------------|-----|-----|-----|------|
| Propagation Delay Time      | Tplh(HL) |                                        |     |     | 250 | ns   |
| Maximum Operating Frequency | fsci     | Duty = 50 %                            | 3.3 |     |     | MHz  |
| SCL Pulse Width             | Tws      |                                        | 125 |     |     | ns   |
| LP Pulse Width              | Twl      |                                        | 125 |     |     | ns   |
| Set up Time                 | Tset     |                                        | 50  |     |     | ns   |
| $SCL \rightarrow LP Time$   | Tsl      | ·                                      | 250 |     |     | ns   |
| $LP \rightarrow SCL Time$   | Tls      |                                        | 0   |     |     | ns   |
| Data Hold Time              | THOLD    |                                        | 50  |     |     | ns   |
| SCL Rise, Fall Time         | Trs, Trs | ······································ |     |     | 50  | ns   |
| LP Rise, Fall Time          | TRL, TFL |                                        |     |     | - 1 | μs   |

-New Japan Radio Co.,Ltd.



## AC CHARACTERISTICS TIMING CHART



5

# JRC



SEGMENT SIGNAL OUTPUT TIMING



| PARAMETER                  | SYMBOL | CONDITIONS       | MIN | ТҮР | MAX | UNIT |
|----------------------------|--------|------------------|-----|-----|-----|------|
| LP - SEG Output Delay Time | TLPSD  | $C_{L} = 100 pF$ |     |     | 4.5 |      |
| LM - SEG Output Delay Time | TLMSD  | $C_L = 100 pF$   |     |     | 4.5 | μs   |

-New Japan Radio Co.,Ltd.



#### LCD DRIVING WAVEFORM EXAMPLE

1/5 Bias, 1/16 Duty Ratio



\* Note : In case of  $V_0$  terminal connected to the  $V_{DD}$ .

-New Japan Radio Co., Ltd.

5

NJU6415

## APPLICATION CIRCUIT

24-character 4-line Display Example (NJU6426 + NJU6415)



**MEMO** 

[CAUTION] The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.