# 4Mb Ultra-Low Power Asynchronous CMOS SRAM w/ Dual Vcc and VccQ for Ultimate Power Reduction #### 256K×16 bit POWER SAVER TECHNOLOGY #### Overview The N04Q16yyC2B are ultra-low power memory devices containing a 4 Mbit Static Random Access Memory organized as 262,144 words by 16 bits. The device is designed and fabricated using NanoAmp's advanced CMOS technology to provide ultra-low active and standby power. The device operates with two chip enable (CE1 and CE2) controls and output enable $(\overline{OE})$ to allow for easy memory expansion. Byte controls (UB and LB) allow the upper and lower bytes to be accessed independently. The 4Mb SRAM is optimized for the ultimate in low power and is suited for various applications where ultra-lowpower is critical such as medical applications. battery backup and power sensitive hand-held devices. The unique page mode operation saves active operating power and the dual power supply rails allow very low voltage operation while maintaining 3V I/O capability. The device can operate over a very wide temperature range of 0°C to +70°C for the lowest power and is also available in the industrial range of -40°C to +85°C. The devices are available in standard BGA and TSOP packages. The devices are also available as Known Good Die (KGD) for embedded package applications. #### **Features** Multiple Power Supply Ranges 1.1V - 1.3V 1.65V - 1.95V 2.3V - 2.7V 2.7V - 3.6V Dual Vcc / VccQ Power Supplies 1.2V Vcc with 3V VccQ 1.8V Vcc with 3V VccQ 2.5V Vcc with 3V VccQ - Very low standby current 50nA typical for 1.2V operation - Very low operating current 400µA typical for 1.2V operation at 1µs - Very low Page Mode operating current 80µA typical for 1.2V operation at 1µs - Simple memory control Dual Chip Enables (CE1 and CE2) Byte control for independent byte operation Output Enable (OE) for memory expansion - · Automatic power down to standby mode - BGA, TSOP and KGD options - RoHS Compliant #### **Product Options** | Part Number | I/O | Typical<br>Standby<br>Current | Vcc<br>(V) | VccQ<br>(V) | Speed<br>(nS) | Typical<br>Operating Current | Operating<br>Temperature | | | |------------------|-----|-------------------------------|------------|-------------|---------------|------------------------------|--------------------------|---------------|--------------| | N04Q1612C2Bx-15C | x16 | 50nA | 1.2 | 1.2, 1.8, 3 | 150ns | 0.4 mA @ 1MHz | | | | | N04Q1618C2Bx-15C | x16 | 50nA | 1.0 | 10050 | 150ns | 0.4 mA @ 1MHz | | | | | N04Q1618C2Bx-70C | x16 | 200nA | 1.8 | 1.0 | 1.0 | 1.8, 2.5, 3 | 70ns | 0.6 mA @ 1MHz | 0°C to +70°C | | N04Q1625C2Bx-15C | x16 | 800nA | 2.5 | 2.5, 3 | 150ns | 0.6 mA @ 1MHz | | | | | N04Q1630C2Bx-70C | x16 | 800nA | 3.0 | 3.0 | 70ns | 2.2mA @ 1MHz | | | | # Pin Configurations (4Mb) | | 1 | 2 | 3 | 4 | 5 | 6 | | | |---|-------------------|-------------------|-----------------------|-----------------|------------------|------------------|--|--| | Α | lВ | OE | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | CE2 | | | | В | I/O <sub>8</sub> | UB | <b>A</b> <sub>3</sub> | A <sub>4</sub> | CE1 | I/O <sub>0</sub> | | | | С | I/O <sub>9</sub> | I/O <sub>10</sub> | A <sub>5</sub> | A <sub>6</sub> | I/O <sub>1</sub> | I/O <sub>2</sub> | | | | D | $v_{\rm ssq}$ | I/O <sub>11</sub> | A <sub>17</sub> | A <sub>7</sub> | I/O <sub>3</sub> | $v_{cc}$ | | | | Е | V <sub>CCQ</sub> | I/O <sub>12</sub> | NC | A <sub>16</sub> | I/O <sub>4</sub> | $v_{ss}$ | | | | F | I/O <sub>14</sub> | I/O <sub>13</sub> | A <sub>14</sub> | A <sub>15</sub> | I/O <sub>5</sub> | I/O <sub>6</sub> | | | | G | I/O <sub>15</sub> | NC | A <sub>12</sub> | A <sub>13</sub> | WE | I/O <sub>7</sub> | | | | Н | NC | A <sub>8</sub> | A <sub>9</sub> | A <sub>10</sub> | A <sub>11</sub> | NC | | | | | 40 Dia DOA (tara) | | | | | | | | 48 Pin BGA (top) ## **Pin Descriptions** | Pin Name | Pin Function | |-------------------------------------|------------------------------| | A <sub>0</sub> -A <sub>17</sub> | Address Inputs | | WE | Write Enable Input | | CE1 | Chip Enable 1 Input | | CE2 | Chip Enable 2 Input | | ŌE | Output Enable Input | | LB | Lower Byte Enable Input | | UB | Upper Byte Enable Input | | I/O <sub>0</sub> -I/O <sub>7</sub> | Lower Byte Data Input/Output | | I/O <sub>8</sub> -I/O <sub>15</sub> | Upper Byte Data Input/Output | | V <sub>CC</sub> | Core Power | | V <sub>CCQ</sub> | Power for I/O | | $V_{SS}$ | Core Ground | | $V_{SSQ}$ | Ground for I/O | | NC | Not Connected | ### **Functional Description** | CE1 | CE2 | WE | OE | ŪB¹ | LB <sup>1</sup> | I/O <sub>0</sub> - I/O <sub>15</sub> <sup>1</sup> | MODE | POWER | |-----|-----|----|-------|----------------|-----------------|---------------------------------------------------|----------------------|---------| | Н | Х | Х | Х | Х | Х | High Z | Standby <sup>2</sup> | Standby | | Х | L | Χ | Χ | Χ | Χ | High Z | Standby <sup>2</sup> | Standby | | L | Н | X | X | Η | Η | High Z | Standby | Standby | | L | Н | L | $X^3$ | $L^1$ | L <sup>1</sup> | Data In | Write <sup>3</sup> | Active | | L | Н | Н | L | $L^1$ | $L^1$ | Data Out | Read | Active | | L | Н | Н | Н | L <sup>1</sup> | L <sup>1</sup> | High Z | Active | Active | <sup>1.</sup> When $\overline{\text{UB}}$ and $\overline{\text{LB}}$ are in select mode (low), I/O $_0$ - I/O $_{15}$ are affected as shown. When $\overline{\text{LB}}$ only is in the select mode only I/O $_0$ - I/O $_7$ are affected as shown. When $\overline{\text{UB}}$ is in the select mode only I/O $_8$ - I/O $_{15}$ are affected as shown. # Capacitance<sup>1</sup> | Item | Symbol | Test Condition | Min | Max | Unit | |-------------------|------------------|--------------------------------------------------------|-----|-----|------| | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0V, f = 1 MHz, T <sub>A</sub> = 25°C | | 8 | pF | | I/O Capacitance | C <sub>I/O</sub> | V <sub>IN</sub> = 0V, f = 1 MHz, T <sub>A</sub> = 25°C | | 8 | pF | <sup>1.</sup> These parameters are verified in device characterization and are not 100% tested <sup>2.</sup> When the device is in standby mode, control inputs $(\overline{WE}, \overline{OE}, \overline{UB},$ and $\overline{LB})$ , address inputs and data input/outputs are internally isolated from any external influence and disabled from exerting any influence externally. <sup>3.</sup> When $\overline{\text{WE}}$ is invoked, the $\overline{\text{OE}}$ input is internally disabled and has no effect on the circuit. # Absolute Maximum Ratings<sup>1</sup> | Item | Symbol | Rating | Unit | |-------------------------------------------------|---------------------|------------------------------|------| | Voltage on any pin relative to V <sub>SS</sub> | $V_{IN,OUT}$ | –0.3 to V <sub>CC</sub> +0.3 | V | | Voltage on $V_{CC}$ Supply Relative to $V_{SS}$ | V <sub>CC</sub> | -0.3 to 4 | V | | Power Dissipation | $P_{D}$ | 500 | mW | | Storage Temperature | T <sub>STG</sub> | -40 to 125 | °C | | Operating Temperature | T <sub>A</sub> | -40 to +85 | °C | | Soldering Temperature and Time | T <sub>SOLDER</sub> | 260°C, 10sec | °C | <sup>1.</sup> Stresses greater than those listed above may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## **Operating Characteristics (Over Specified Temperature Range)** | Item | Symbol | Device | Conditions | Min. | Тур | Max | Unit | |------------------------|------------------|----------|------------------------------------------|----------------------|-----|----------------------|------| | | | N04Q1612 | 1.2V Core Device | 1.1 | 1.2 | 1.3 | | | Cara Supply Valtage | V <sub>CC</sub> | N04Q1618 | 1.8V Core Device | 1.65 | 1.8 | 1.95 | v | | Core Supply Voltage | V CC | N04Q1625 | 2.5V Core Device | 2.3 | 2.5 | 2.8 | V | | | | N04Q1630 | 3V Core Device | 2.7 | 3.0 | 3.6 | | | | | N04Q1612 | 1.2V Core Device | 1.1 | | 3.3 | | | I/O Supply Voltage | Vana | N04Q1618 | 1.8V Core Device | 1.65 | | 3.3 | v | | I/O Supply Voltage | V <sub>CCQ</sub> | N04Q1625 | 2.5V Core Device | 2.3 | | 3.3 | V | | | | N04Q1630 | 3V Core Device | 2.7 | | 3.6 | | | Input High Voltage | V <sub>IH</sub> | | | 0.8 x<br>VCCQ | | V <sub>CC</sub> +0.3 | ٧ | | Input Low Voltage | V <sub>IL</sub> | | | -0.3 | | 0.2 x<br>VCCQ | | | Output High Voltage | V <sub>OH</sub> | | I <sub>OH</sub> = -100uA | V <sub>CC</sub> -0.2 | | | ٧ | | Output Low Voltage | V <sub>OL</sub> | | I <sub>OL</sub> = 100uA | | | 0.2 | V | | Input Leakage Current | I <sub>LI</sub> | | V <sub>IN</sub> = 0 to V <sub>CC</sub> | | | 0.5 | μА | | Output Leakage Current | I <sub>LO</sub> | | OE = V <sub>IH</sub> or Chip<br>Disabled | | | 0.5 | μА | ## **Power Consumption** $(T_A = 0^{\circ}C - 70^{\circ}C)$ | Device PN | | | | Speed | Typ <sup>1</sup> | Max | | |---------------|---------------------------------|------|------------------------------------------------------------------------------|-------|------------------|-----|--------| | | Standby Current <sup>2</sup> | Isb | Chip Disabled V <sub>CC</sub> = 1.3V, V <sub>IN</sub> = V <sub>CC</sub> or 0 | | 50 | 500 | nA | | N04Q1612C2Bx- | Read/Write Current <sup>3</sup> | Icc | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 0.4 | 0.5 | mA | | 15C | Read/White Current | 100 | V <sub>CC</sub> =1.3V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> | 150ns | 2 | 3 | ША | | | Page Mode Current | Iccp | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 80 | 100 | μА | | | r ago modo carroni | ТООР | $V_{CC}$ =1.3V, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ | 150ns | 300 | 450 | μιτ | | | 1 | | Γ | Т | | | | | | Standby Current | Isb | Chip Disabled $V_{CC} = 1.9V$ , $V_{IN} = V_{CC}$ or $0V$ | | 50 | 500 | nA | | N04Q1618C2Bx- | Read/Write Current | Icc | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 0.4 | 0.5 | mA | | 15C | rtoud, Trito ourion | | V <sub>CC</sub> =1.9V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> | 150ns | 2 | 3 | | | | Page Mode Current | Iccp | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 80 | 100 | μA | | | r ago modo carroni | ТООР | V <sub>CC</sub> =1.9V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> | 150ns | 400 | 500 | μιτ | | | 1 | | T | 1 | | | | | | Standby Current | Isb | Chip Disabled $V_{CC} = 1.9V, V_{IN} = V_{CC}$ or 0 | | 0.2 | 1.5 | μΑ | | N04Q1618C2Bx- | Read/Write Current | Icc | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 0.6 | 0.9 | mA | | 70C | read/write odirent | 100 | V <sub>CC</sub> =1.9V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> | 70ns | 6 | 7 | 1117 ( | | | Page Mode Current | Iccp | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 0.1 | 0.2 | mA | | | r ago modo carroni | юор | V <sub>CC</sub> =1.9V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> | 70ns | 8.0 | 1 | | | | _ | | , | | | | | | | Standby Current | Isb | Chip Disabled $V_{CC} = 2.8V, V_{IN} = V_{CC}$ or 0 | | 8.0 | 1.0 | μΑ | | N04Q1625C2Bx- | Read/Write Current | Icc | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 0.6 | 1.0 | mA | | 15C | read/write ourient | 100 | $V_{CC}$ = 2.8V, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ | 150ns | 3 | 4 | ША | | | Page Mode Current | Iccp | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 0.1 | 0.2 | mA | | | T age Mode Guitent | | $V_{CC}$ = 2.8V, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ | 150ns | 1.5 | 2 | IIIA | | | | | | | | | | | | Standby Current | Isb | Chip Disabled $V_{CC} = 3.6V, V_{IN} = V_{CC}$ or 0 | | 0.8 | 4 | μА | | N04Q1630C2Bx- | Read/Write Current | Icc | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 2.2 | 3 | mA | | 70C | Treatily write Current | 100 | $V_{CC}$ = 3.6V, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ | 70ns | 8.5 | 10 | IIIA | | | Page Mode Current | leen | Chip Enabled, I <sub>OUT</sub> = 0 | 1us | 0.5 | 0.6 | mΛ | | | rage wode Current | Iccp | $V_{CC}$ = 3.6V, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ | 70ns | 2 | 1.5 | mA | <sup>1.</sup> Typical values are measured at Vcc=Vcc Typ., $T_A$ =25°C and not 100% tested. <sup>2.</sup> This device assumes a standby mode if the chip is disabled ( $\overline{\text{CE1}}$ high or CE2 low). In order to achieve low standby current all inputs must be within 0.2 volts of either VCC or VSS. This applies to all ISB values. <sup>3.</sup> This parameter is specified with the outputs disabled to avoid external loading effects. The user must add current required to drive output capacitance expected in the actual system. This applies to all Icc and Iccp values. Note: Page mode operation is a method of addressing the SRAM to save operating current. The internal organization of the SRAM is optimized to allow this unique operating mode to be used as a valuable power saving feature. The only thing that needs to be done is to address the SRAM in a manner that the internal page is left open and 16-bit words of data are read from the open page. By treating addresses A1 - A4 as the least significant bits and addressing the 16 words within the open page, power is reduced to the page mode value which is considerably lower than standard operating currents for low power SRAMs. # **Timing Test Conditions** | Item | | |------------------------------------------|-------------------------------------------| | Input Pulse Level | 0.1V <sub>CC</sub> to 0.9 V <sub>CC</sub> | | Input Rise and Fall Time | 5ns | | Input and Output Timing Reference Levels | 0.5 V <sub>CC</sub> | | Output Load | CL = 30pF | | Operating Temperature | 0 to +70°C | # **Timing** | Maria | Cumbal | - | 70 | -1 | Units | | |--------------------------------------|---------------------------------------|------|------|------|-------|----| | Item | Symbol | Min. | Max. | Min. | Max. | | | Read Cycle Time | t <sub>RC</sub> | 70 | | 150 | | ns | | Address Access Time | t <sub>AA</sub> | | 70 | | 150 | ns | | Page Mode Address Access Time | t <sub>AAP</sub> | | 35 | | 75 | ns | | Chip Enable to Valid Output | t <sub>CO</sub> | | 70 | | 150 | ns | | Output Enable to Valid Output | t <sub>OE</sub> | | 35 | | 75 | ns | | Byte Select to Valid Output | t <sub>LB,</sub> t <sub>UB</sub> | | 70 | | 150 | ns | | Chip Enable to Low-Z output | t <sub>LZ</sub> | 10 | | 10 | | ns | | Output Enable to Low-Z Output | t <sub>OLZ</sub> | 5 | | 5 | | ns | | Byte Select to Low-Z Output | t <sub>LBZ</sub> , t <sub>UBZ</sub> | 10 | | 10 | | ns | | Chip Disable to High-Z Output | t <sub>HZ</sub> | 0 | 20 | 0 | 20 | ns | | Output Disable to High-Z Output | t <sub>OHZ</sub> | 0 | 20 | 0 | 20 | ns | | Byte Select Disable to High-Z Output | t <sub>LBHZ</sub> , t <sub>UBHZ</sub> | 0 | 20 | 0 | 20 | ns | | Output Hold from Address Change | t <sub>OH</sub> | 10 | | 10 | | ns | | | | | | | | | | Write Cycle Time | t <sub>WC</sub> | 70 | | 150 | | ns | | Chip Enable to End of Write | t <sub>CW</sub> | 50 | | 120 | | ns | | Address Valid to End of Write | t <sub>AW</sub> | 50 | | 120 | | ns | | Byte Select to End of Write | t <sub>LBW</sub> , t <sub>UBW</sub> | 50 | | 120 | | ns | | Write Pulse Width | t <sub>WP</sub> | 40 | | 100 | | ns | | Address Setup Time | t <sub>AS</sub> | 0 | | 0 | | ns | | Write Recovery Time | t <sub>WR</sub> | 0 | | 0 | | ns | | Write to High-Z Output | t <sub>WHZ</sub> | | 20 | | 20 | ns | | Data to Write Time Overlap | t <sub>DW</sub> | 40 | | 100 | | ns | | Data Hold from Write Time | t <sub>DH</sub> | 0 | | 0 | | ns | | End Write to Low-Z Output | t <sub>OW</sub> | 5 | | 5 | | ns | # Timing of Read Cycle ( $\overline{CE1} = \overline{OE} = V_{IL}$ , $\overline{WE} = CE2 = V_{IH}$ ) # Timing Waveform of Read Cycle (WE=V<sub>IH</sub>) 9 $t_{\mathsf{WHZ}}$ High-Z Data Out Data In #### Note: - 1. All dimensions in inches (Millimeters) - 2. Package dimensions exclude molding flash ## **Dimensions (mm)** J TYP **BOTTOM VIEW** | D | Е | | BALL<br>MATRIX | | | | |--------|--------|-------|----------------|-------|-------|------| | | _ | SD | SE | J | K | TYPE | | 6±0.10 | 8±0.10 | 0.375 | 0.375 | 1.125 | 1.375 | FULL | #### **Revision History** | Revision | Date | Change Description | |----------|---------------|--------------------------------------------------------------------------------------------------------| | Α | October 2005 | Initial Advanced Release | | В | February 2006 | Raised maximum Vcc to 3.6V for 3V device Added green packages Changed dual rail to 'Q' part designator | © 2005-2006 Nanoamp Solutions, Inc. All rights reserved. NanoAmp Solutions, Inc. ("NanoAmp") reserves the right to change or modify the information contained in this data sheet and the products described therein, without prior notice. NanoAmp does not convey any license under its patent rights nor the rights of others. Charts, drawings and schedules contained in this data sheet are provided for illustration purposes only and they vary depending upon specific applications. NanoAmp makes no warranty or guarantee regarding suitability of these products for any particular purpose, nor does NanoAmp assume any liability arising out of the application or use of any product or circuit described herein. NanoAmp does not authorize use of its products as critical components in any application in which the failure of the NanoAmp product may be expected to result in significant injury or death, including life support systems and critical medical instruments.